The **memory hierarchy** in a computer system is designed to provide a balance between speed and cost by using multiple types of memory with varying access speeds and capacities. Here's an explanation of the memory hierarchy, with an accompanying description of the levels, from fastest (and smallest) to slowest (and largest):

# **Memory Hierarchy Levels**

#### 1. **Registers**:

- Description: These are the fastest form of memory, located directly in the CPU. Registers hold data that is immediately required by the CPU for processing.
- o **Speed**: Fastest (nanoseconds).
- o **Size**: Very small (a few bytes to a few kilobytes).

#### 2. Cache Memory (L1, L2, L3):

- Description: Cache memory stores frequently accessed data and instructions close to the CPU to minimize access time. There are typically three levels: L1 (smallest and fastest), L2 (larger and slower), and L3 (largest and slowest).
- o **Speed**: Fast (nanoseconds).
- Size: L1 cache: small (32KB 128KB), L2 cache: medium (256KB 8MB),
   L3 cache: larger (up to 32MB or more).

#### 3. Main Memory (RAM):

- Description: This is the primary working memory of a computer where data is stored temporarily while a program is running. It is slower than cache memory but significantly larger.
- o **Speed**: Moderate (tens of nanoseconds).
- o **Size**: Larger (typically several gigabytes).

#### 4. Secondary Storage (Hard Drive/SSD):

- o **Description**: Secondary storage devices like hard drives (HDD) or solid-state drives (SSD) store data permanently (non-volatile memory). Data not in active use is stored here and moved to RAM when needed.
- o **Speed**: Slower (milliseconds).
- o **Size**: Very large (hundreds of gigabytes to several terabytes).

#### 5. Tertiary Storage (Optical, Magnetic Tapes):

- Description: This level is used for long-term archival storage. Tertiary storage devices are much slower than secondary storage and are typically used for backup or rarely accessed data.
- o **Speed**: Slowest (seconds to minutes).
- o **Size**: Very large (terabytes or more)

# **Diagram of Memory Hierarchy**

This hierarchical structure ensures that frequently used data is stored in the fastest memory, while less frequently accessed data is stored in slower, larger, and cheaper memory systems.

# **Summary:**

- **Speed**: Registers are the fastest, followed by cache, main memory, secondary storage, and tertiary storage.
- **Size**: The size increases as you move down the hierarchy (from a few bytes in registers to several terabytes in tertiary storage).
- **Cost**: Faster memories (like registers and cache) are more expensive per byte than slower memories (like HDDs or tapes).

The memory hierarchy is designed to ensure that the CPU has quick access to the most frequently used data, while less frequently used data is stored in slower and larger forms of memory. This ensures both performance and cost-effectiveness.

The organization of a 1K x 1 memory chip refers to a memory chip with 1,024 (1K) locations, where each location stores 1 bit of data. Let's break down its organization:

# **Key Terms:**

- **1K**: This represents the number of memory locations, and "K" refers to 1,024. So, 1K means 1,024 memory locations.
- 1 bit: Each memory location can hold a single binary bit, either 0 or 1.

# **Memory Organization Breakdown:**

- A **1K x 1 memory chip** has 1,024 individual memory locations (each with 1 bit).
- 1K means 1,024 memory addresses, each corresponding to a specific bit.
- The chip is designed in a way that it can store 1 bit at each address, which can be either a 0 or 1.

# **Addressing and Structure:**

• **Address Lines**: The memory chip requires 10 address lines to address 1,024 locations. This is because:

 $2^10 = 1024$ 

So, 10 bits (or address lines) are required to uniquely address each of the 1,024 memory locations.

• **Data Lines**: Since each location stores only 1 bit, there is 1 data line that is used to read or write the bit from a specific address.

## **Structure of the Memory:**

The chip can be organized in different ways depending on how the memory cells are arranged. A common organization would be a **single-column or single-row organization**. It can also be arranged in a **2D matrix form**, where the 1K locations are spread across rows and columns.

#### Example:

In a 2D organization, the 1K memory could be structured as follows:

- Rows: The chip could have 32 rows.
- Columns: Each row could have 32 columns.
- This structure would give us a total of:

32 rows×32 columns=1,024 bits

# **Functionality:**

- **Reading Data**: To read data from a specific memory location, the address is sent through the address lines, and the data at the corresponding location is available through the data line.
- Writing Data: To write data, the address is selected, and the data (0 or 1) is written to the corresponding memory location via the data line.

# **Summary of the Organization:**

- **1K** = 1,024 memory locations.
- 1 bit per location = Each memory location stores 1 bit of data.
- 10 address lines = To address the 1,024 memory locations.
- 1 data line = To read or write the data (1 bit) from/to a location.

This kind of memory chip organization is simple and commonly used in early memory storage systems or for specific low-level applications.

# Semiconductor memory

**Semiconductor memory** is a type of computer memory made using semiconductor-based integrated circuits. It is widely used in modern computers and electronic devices for storing data and instructions. These memories are categorized based on their functionality, volatility, and application. Below is a detailed explanation:

# **Characteristics of Semiconductor Memory**

#### 1. Fast Access Time:

o Semiconductor memory can quickly store and retrieve data.

#### 2. Compact Size:

 High density allows large amounts of data to be stored in small physical spaces.

## 3. Energy Efficiency:

 Consumes relatively low power compared to older technologies like magnetic cores.

#### 4. Non-Mechanical:

o No moving parts, which increases reliability and speed.

#### 5. Volatility:

o Can be volatile or non-volatile depending on the type.

# **Types of Semiconductor Memory**

#### 1. RAM (Random Access Memory):

- o Data can be read and written.
- Divided into:

#### SRAM (Static RAM):

- Stores data in flip-flops.
- Faster and more expensive.
- Does not require refreshing.

#### DRAM (Dynamic RAM):

- Stores data in capacitors.
- Requires periodic refreshing.
- Denser and cheaper than SRAM.

#### 2. ROM (Read-Only Memory):

- Non-volatile memory that retains data even without power.
- o Used for firmware and permanent instructions.
- Variants include:
  - PROM, EPROM, EEPROM, and Flash Memory.

#### 3. Flash Memory:

- o A type of EEPROM that allows block-level erasing and rewriting.
- o Commonly used in USB drives, SSDs, and memory cards.

# **Advantages of Semiconductor Memory**

- **High Speed:** Suitable for use as cache and primary memory.
- Scalability: Can be produced in large capacities.
- **Reliability:** Durable and less prone to mechanical failure.
- **Integration:** Can be integrated into compact devices.

# **Applications**

- **Primary Memory (RAM):** For temporary data storage during computation.
- Cache Memory: For faster data access close to the CPU.
- Firmware Storage (ROM): Stores boot instructions and embedded programs.
- Storage Devices: Used in SSDs, USB drives, and memory cards.

In summary, semiconductor memory is a critical component in modern computing systems, offering fast and efficient data storage. Would you like to explore any specific type in more detail?

# SRAM (Static Random Access Memory) Cell

An SRAM cell is used to store a single bit of data and is designed to retain its state without the need for periodic refreshing, unlike DRAM. It is implemented using **bistable latches**, typically composed of **6 transistors** (**6T SRAM**). These transistors work together to maintain a stable state of either **1** or **0** as long as power is supplied.

# Components of a 6T SRAM Cell:

### 1. Cross-Coupled Inverters:

o Two inverters connected in a feedback loop form a bistable circuit that holds a logic state (either 1 or 0).

#### 2. Access Transistors (2 MOSFETs):

- These transistors are controlled by the wordline (WL) signal.
- They connect the cell to the bitlines (BL and BL') during read and write operations.

#### 3. Bitlines (BL and BL'):

- Used to read data from or write data into the SRAM cell.
- o BL and BL' are complementary (one is high, and the other is low).

### 4. Wordline (WL):

o Controls the access transistors to allow or block read/write operations.

# **SRAM Circuit Diagram:**



# Working of the SRAM Cell:

## 1. Hold Operation:

- When the wordline (WL) is low, the access transistors are turned off.
- The cross-coupled inverters maintain the data in the cell as feedback between Q and Q' keeps the state stable.

# 2. Write Operation:

- The wordline (WL) is activated (set high), turning on the access transistors.
- o Data is written to the cell by driving the bitlines (BL and BL') with complementary values:
  - BL = 1, BL' = 0 to write a **1**.
  - BL = 0, BL' = 1 to write a **0**.
- The feedback loop in the cross-coupled inverters reinforces the new state.

# 3. Read Operation:

- o The **wordline** (**WL**) is activated, turning on the access transistors.
- o The stored data at Q and Q' is transferred to the bitlines (BL and BL').
- Sense amplifiers connected to the bitlines detect and amplify the small voltage difference to determine the stored data.

# **Advantages of SRAM:**

- Faster read/write speeds than DRAM.
- No need for periodic refreshing.
- Better suited for cache memory.

## **Disadvantages of SRAM:**

- Larger cell size (6 transistors per cell).
- Lower memory density compared to DRAM.
- Higher cost.

The simplicity of the SRAM cell circuit makes it highly reliable for applications requiring speed and stability, such as CPU caches and high-performance systems.

# **DRAM Cell and Operations (6 Marks)**

A **DRAM** (**Dynamic Random Access Memory**) **cell** is used to store each bit of data as charge in a capacitor. Since capacitors tend to lose charge over time, DRAM cells require periodic refreshing to maintain the data. Here's a breakdown of the working of a DRAM cell, along with a description of the circuit components involved.

# **DRAM Cell Working:**

A single DRAM cell typically consists of:

- 1. **1 Transistor (MOSFET)**: To control access to the capacitor.
- 2. **1 Capacitor**: To store the bit of data (charge represents a bit of data).

#### In a DRAM cell:

- The **capacitor** stores a charge that represents the data bit.
  - o Charged capacitor (high voltage) = 1 (logic HIGH).
  - o **Discharged capacitor** (low voltage) = **0** (logic LOW).
- The **transistor** (**MOSFET**) serves as a switch to allow reading from or writing to the capacitor.

# **DRAM Cell Circuit Diagram:**



# **Components and Working:**

#### 1. Capacitor (C):

- o Stores the data bit (either charged or discharged).
- A charged capacitor represents a logic 1, and a discharged capacitor represents a logic 0.

## 2. Transistor (MOSFET):

- o Acts as a switch controlled by the **wordline** signal.
- The transistor connects the capacitor to the bitline during a read or write operation.

### 3. Bitline:

- This is the line that connects the DRAM cell to the rest of the memory array for reading or writing the data.
- Ouring a read operation, the bitline carries the value of the capacitor (either high or low voltage).

#### 4. Wordline:

- This is a control line that selects which DRAM cell is being accessed.
- When the wordline is activated (usually set high), the transistor is turned on, allowing the bitline to either charge or discharge the capacitor, or vice versa during a read/write operation.

# Working of the DRAM Cell:

### 1. Write Operation:

- o The **wordline** is activated, turning on the transistor (MOSFET).
- o If we want to write a **1**, a voltage is applied to the bitline to charge the capacitor.
- o If we want to write a **0**, the bitline is grounded (or set to a low voltage), discharging the capacitor.

#### 2. Read Operation:

- o The **wordline** is activated again to access the DRAM cell.
- o The charge stored in the capacitor is transferred to the bitline.
- o If the capacitor is charged (logic 1), the bitline will have a high voltage, and if the capacitor is discharged (logic 0), the bitline will have a low voltage.
- After reading, the capacitor is recharged to ensure that it holds the correct value.

#### 3. **Refreshing**:

 Since the capacitor slowly loses charge, refreshing is required to maintain the data. This involves periodically reading and rewriting the data to the capacitor to restore its charge.

# **Summary of Operation:**

- A DRAM cell stores data in a capacitor, with a transistor that allows reading or writing to this capacitor.
- The wordline controls the access to the cell by turning on the transistor, and the bitline is used to transfer the data.
- DRAM cells need refreshing as the capacitor loses charge over time.

# Comparison Between Synchronous and Asynchronous DRAM

| Feature               | Synchronous DRAM (SDRAM)             | Asynchronous DRAM               |
|-----------------------|--------------------------------------|---------------------------------|
| Clock                 | Operates in synchronization with the | Operates independently of the   |
| Synchronization       | system clock.                        | system clock.                   |
| <b>Timing Control</b> | Uses a clock signal to control the   | Relies on control signals (like |
|                       | timing of operations.                | RAS, CAS) for timing.           |
| Data Transfer         | Supports higher data transfer rates  | Slower as it processes one      |
| Rate                  | due to pipelining.                   | operation at a time.            |
| Latency               | Has predictable latency based on     | Latency varies and is           |
|                       | clock cycles.                        | dependent on signal timing.     |
| <b>Burst Mode</b>     | Supports burst mode for transferring | Does not inherently support     |
|                       | blocks of data efficiently.          | burst transfers.                |
| Complexity            | More complex to design and           | Simpler and easier to design.   |
|                       | implement.                           |                                 |
| Use Case              | Commonly used in high-               | Used in simpler applications    |
|                       | performance systems like computers   | where speed is less critical.   |
|                       | and servers.                         |                                 |
| Examples              | DDR SDRAM, DDR2, DDR3,               | Older DRAM chips.               |
|                       | DDR4, etc.                           |                                 |
| Power                 | Slightly higher due to               | Lower power consumption in      |
| Consumption           | synchronization and pipelining.      | idle states.                    |
| Cost                  | More expensive due to advanced       | Less expensive.                 |
|                       | features and higher performance.     |                                 |

# **Key Differences:**

## 1. Clock Dependency:

- o **SDRAM**: Works with the system clock, ensuring all operations are aligned with clock pulses.
- Asynchronous DRAM: Operates without a clock, leading to potential timing mismatches and slower operations.

# 2. Efficiency:

- o **SDRAM**: Uses burst mode and pipelining for faster data transfers.
- Asynchronous DRAM: Transfers data one bit at a time, leading to slower operation.

#### 3. **Performance**:

o **SDRAM** is ideal for high-speed applications, while **asynchronous DRAM** is better suited for applications with simpler requirements.

## **Summary:**

Synchronous DRAM is the modern, high-performance choice due to its ability to operate in sync with the system clock and its support for advanced features like burst mode and pipelining. In contrast, asynchronous DRAM is an older technology, simpler in design, and suited for applications where speed and advanced features are not critical.

# **Cache Memory (4 Marks)**

Cache memory is a small, high-speed storage unit located closer to the processor than main memory. It stores frequently accessed data and instructions to reduce the time required to fetch information from the main memory. By acting as a buffer between the CPU and the slower main memory, cache memory improves system performance significantly.

### **Key Features of Cache Memory:**

- 1. **Speed**: It is faster than main memory but smaller in size.
- 2. **Hierarchy**: Typically organized in levels (L1, L2, L3) with L1 being the fastest and smallest
- 3. **Placement**: Located on or near the CPU chip.
- 4. **Usage**: Holds copies of data and instructions frequently accessed by the CPU.

#### **Hit Rate**

The **hit rate** is a measure of the effectiveness of cache memory. It refers to the percentage of memory accesses where the required data is found in the cache.

#### Formula:

Hit Rate=(Number of Cache Hits/Total Memory Accesses)×100

- Cache Hit: Occurs when the CPU finds the required data in the cache.
- Cache Miss: Occurs when the CPU does not find the data in the cache and must fetch it from main memory.

## **Importance of Hit Rate**

A higher hit rate indicates that the cache is effectively reducing memory access time, leading to better overall system performance. Conversely, a low hit rate means frequent cache misses, resulting in slower data access and degraded performance.



**Cache mapping techniques** are methods used to associate data stored in the **cache** with data stored in the **main memory**. The way in which data from the main memory is mapped to the cache is important for the performance of a system. These techniques impact how quickly data can be accessed and how efficiently cache is utilized.

There are three main cache mapping techniques:

- 1. Direct-Mapped Cache
- 2. Associative Cache
- 3. Set-Associative Cache

Each technique has its own advantages and trade-offs in terms of performance, complexity, and efficiency.

# 1. Direct Mapping

- **Definition**: Each block of main memory maps to a specific cache block determined by a modulo operation.
- Key Points:
  - Each cache line can only store one block of memory at a time.
  - Multiple blocks may map to the same cache line, which can lead to cache conflicts (or cache misses) where a new block replaces an existing block in the cache.
- Working:
  - o Cache address is divided into three fields:
    - **Tag**: Identifies the block in main memory.
    - **Index/Block**: Specifies the cache block.
    - Word: Indicates the specific word within the block

| Tag    | Index  | Block Offset |
|--------|--------|--------------|
| 5 bits | 7 bits | 4 bits       |

o Cache line number= (Block Address) Mod (no. of lines in Cache)

#### Advantages:

- Simple to implement.
- Low-cost hardware.
- Disadvantages:
  - Multiple memory blocks map to the same cache block, leading to cache contention.
  - o High potential for cache misses.

# 2. Associative Mapping

- **Definition**: A main memory block can be placed in any cache block.
- Working:
  - o Cache address is divided into:
    - **Tag**: Identifies the block.
    - Word: Indicates the specific word in the block.
  - Since there is no fixed position for a memory block, the entire cache is searched for the block using the tag.
  - o The **block offset** helps to locate the exact word within the block.
  - o Example:

If we have a cache with 128 lines, we only need a tag and block offset:

- The **tag** identifies which memory block is currently in the cache.
- The block offset identifies a specific word within the block
- Diagram for Associative Mapping:

```
| Tag | Block Offset |
| 12 bits | 4 bits |
```

- Advantages:
  - o Flexible placement allows for better cache utilization.
  - o Eliminates cache contention.
- Disadvantages:
  - o Complex hardware due to the need for associative searches.
  - o Higher cost and power consumption.

# 3. Set-Associative Mapping

- **Definition**: A combination of direct and associative mapping. Cache blocks are grouped into sets, and a memory block maps to a specific set but can occupy any block within that set.
- Working:
  - o Cache address is divided into three fields:
    - **Tag:** Identifies the memory block.
    - **Set**: Indicates the set to which the block maps.
    - Word: Specifies the word within the block.
  - o Example:
    - In a 2-way set-associative cache with 64 sets:
      - A memory block maps to one of 64 sets.
      - It can occupy either of the two blocks in that set.

| Tag    | Set Index | Block Offset |
|--------|-----------|--------------|
| 6 bits | 6 bits    | 4 bits       |

#### Advantages:

- o Reduces contention by offering placement choices within a set.
- Balances cost and performance.

# • Disadvantages:

 More complex than direct mapping but simpler than fully associative mapping.

# **Summary of Cache Mapping Techniques**

| Technique                | Mapping              | Complexity   | Advantages      | Disadvantages                 |
|--------------------------|----------------------|--------------|-----------------|-------------------------------|
| <b>Direct-Mapped</b>     | One-to-one mapping   | Simple       | Low hardware    | Prone to cache conflicts, low |
| Cache                    | (memory block →      |              | cost, easy to   | hit rate                      |
|                          | one cache line)      |              | implement       |                               |
| <b>Associative Cache</b> | Any memory block     | High (search | No conflicts,   | High hardware cost, slower    |
|                          | can be placed in any | all lines)   | higher hit rate | access                        |
|                          | cache line           |              |                 |                               |
| <b>Set-Associative</b>   | Memory block         | Moderate     | Balance between | Slightly more complex,        |
| Cache                    | mapped to a set of   | (search set) | flexibility and | higher cost                   |
|                          | cache lines          |              | simplicity      |                               |

## **Conclusion:**

- **Direct-Mapped Cache** is the simplest and cheapest, but it may suffer from conflict misses.
- **Associative Cache** offers the highest flexibility and can reduce conflict misses, but it is more expensive and slower.
- **Set-Associative Cache** strikes a balance between the two, offering improved performance over direct-mapped while being simpler than fully associative caches.

Let me know if you'd like more details on any of the techniques!

**Replacement algorithms** are used in cache memory and virtual memory systems to decide which block or page to replace when a new block or page needs to be loaded, and the cache or memory is full. The goal is to maximize performance by keeping frequently or recently used data in memory.

### 1. Random Replacement:

- A random block/page is replaced.
- o Simple to implement but may not be efficient.

#### 2. First-In-First-Out (FIFO):

- The oldest block/page is replaced (based on insertion order).
- Easy to implement but does not account for recent usage patterns.

# 3. Least Recently Used (LRU):

- o Replaces the block/page that has not been accessed for the longest time.
- o Provides good performance by leveraging temporal locality.
- o Implementation can be complex and costly in hardware.

## 4. Least Frequently Used (LFU):

- o Replaces the block/page with the lowest access frequency.
- Useful when certain data is used repeatedly over long periods.

#### 5. Optimal Algorithm (Theoretical):

- o Replaces the block/page that will not be used for the longest time in the future.
- Provides the best possible performance but requires prior knowledge of access patterns (practical only in simulations).

# **Temporal Locality**

Temporal locality refers to the tendency of a program to access the same memory location repeatedly within a short period of time.

- **Explanation**: Recently accessed data or instructions are likely to be accessed again soon.
- Example:
  - o In a loop, the same set of instructions is executed multiple times.
  - o A frequently used variable in a program is repeatedly accessed.

# **Spatial Locality**

Spatial locality refers to the tendency of a program to access memory locations that are physically close to each other within a short period of time.

- **Explanation**: If a memory location is accessed, nearby locations are likely to be accessed soon.
- Example:
  - o Accessing elements of an array sequentially.
  - o Instructions in a program are stored consecutively in memory, so executing one instruction often leads to the execution of the next.

## **Importance in Memory Design**

- **Temporal Locality** improves performance by keeping frequently accessed data in cache.
- **Spatial Locality** is leveraged by prefetching adjacent data into the cache to reduce memory access time.

Both concepts are critical in designing efficient caching mechanisms and memory hierarchies in computer systems.

## **Key Differences:**

| Aspect     | Temporal Locality                          | Spatial Locality                 |
|------------|--------------------------------------------|----------------------------------|
| Definition | Repeated access to the same memory         | Access to nearby memory          |
|            | location.                                  | locations.                       |
| Example    | Repeatedly accessing a variable in a loop. | Iterating through an array.      |
| Focus      | Time-based repetition of access.           | Space-based proximity of access. |

Both **temporal locality** and **spatial locality** are exploited in memory systems (e.g., cache) to improve performance by minimizing access latency.

# What is Virtual Memory?

Virtual memory is a memory management technique that enables a computer to execute programs larger than the physical memory (RAM). It creates an abstraction where a process sees a large contiguous memory space, even though the actual physical memory might be smaller and fragmented.

#### *Key Features of Virtual Memory:*

- 1. **Separation of Logical and Physical Memory**: Processes use virtual addresses, which are translated into physical addresses by the system.
- 2. **Efficient Memory Usage**: Only the required portions of a program are loaded into RAM, reducing memory wastage.
- 3. **Isolation**: Each process operates in its own virtual memory space, ensuring security and stability.

# **Process of Address Translation in Virtual Memory**

Address translation is the mechanism that maps a virtual address (generated by the CPU) to a physical address (location in RAM). It involves the following components:

#### 1. Virtual Address Structure:

- A virtual address is divided into two parts:
  - Virtual Page Number (VPN): Higher-order bits used to identify a page.
  - Page Offset (PO): Lower-order bits used to identify a specific location within the page.
- o Virtual Address (VA) = [VPN | PO]

### 2. Page Table:

- A data structure maintained by the operating system, the page table, maps each virtual page to a physical frame in RAM.
- o The Page Table Base Register (PTBR) holds the starting address of the page table.

#### 3. Translation Process:

- The Memory Management Unit (MMU) uses the VPN to index into the page table and fetch the corresponding Physical Frame Number (PFN).
- The PFN is combined with the Page Offset (PO) to generate the Physical Address (PA):
- o Physical Address = [PFN | PO]

#### 4. Role of the TLB in Address Translation:

- The TLB (Translation Lookaside Buffer) is a high-speed cache used to improve the performance of address translation. The TLB stores recent virtualto-physical address translations, so the MMU doesn't have to access the page table for every memory reference.
  - **TLB Lookup**: When the MMU needs to translate a virtual address, it first checks the **TLB**. If the **virtual page** is found in the TLB, the **corresponding physical address** can be quickly retrieved.
  - **TLB Hit**: If the translation is found in the TLB, it's a **TLB hit** and the physical address can be directly obtained without accessing the page table
  - TLB Miss: If the translation is not found in the TLB (a TLB miss), the MMU must then access the page table to find the corresponding PFN.
     After the translation is obtained from the page table, the entry is loaded into the TLB for future us

# **TLB Management:**

- The TLB contains a limited number of entries, so when a new address translation is added, older translations may be evicted based on a replacement policy (e.g., Least Recently Used (LRU)).
- When the operating system updates the **page table**, it must also update or invalidate the relevant TLB entries to maintain consistency between the TLB and the page table.

## 5. Page Fault Handling:

- o If a required page is not in memory, the MMU raises a page fault.
- o The operating system then:
  - 1. Suspends the process.
  - 2. Loads the required page from secondary storage (e.g., disk) into a free frame in RAM
  - 3. Updates the page table and resumes the process.

# **Diagram: Virtual Memory Address Translation**



# **Key Benefits of Virtual Memory**

- 1. **Program Size Independence**: Programs larger than physical memory can run efficiently.
- 2. Improved Multitasking: Allows multiple processes to share physical memory securely.
- 3. Efficient Memory Use: Only active portions of programs are loaded into RAM.

This technique bridges the gap between the limited size of RAM and the larger demands of modern applications, ensuring optimal system performance.

## **Summary of the Address Translation Process:**

- 1. The **MMU** receives a **virtual address** from the CPU.
- 2. It checks the **TLB** for a matching translation.
  - o **If there is a TLB hit**, the physical address is immediately available.
  - o **If there is a TLB miss**, the **MMU** looks up the page table for the corresponding **PFN**.
- 3. The **physical address** is formed by combining the **PFN** (from the page table) and the **Page Offset**.
- 4. If the page is not in physical memory (a **page fault**), the **operating system** is triggered to bring the page from secondary storage into memory.

By using the TLB, the system speeds up the address translation process, reducing the number of expensive page table accesses and enhancing overall performance.

A computer system uses 16-bit memory addresses. It has a 2K-byte cache organized in a direct mapped manner with 64 bytes per cache block. Assume that the size of each memory word is I byte. Calculate the number of bits in each of the Tag, Block, and Word fields of the memory address

To calculate the number of bits in each field (Tag, Block, and Word) of the memory address, we need to break down the given parameters and use the formulae based on the cache's structure.

#### Given:

- Memory address size: 16 bits.
- Cache size: 2 KB (2,048 bytes).
- Cache block size: 64 bytes.
- **Direct-mapped cache**: Each cache line maps to exactly one block in memory.
- Memory word size: 1 byte.

# **Step 1: Calculate the number of cache blocks**

Since the cache is 2 KB and each block is 64 bytes, the number of cache blocks is:

Number of cache blocks=Cache size/Cache block size

=2048bytes /64bytes block

=32blocks

# **Step 2: Calculate the number of bits for the Word field**

The **Word field** indicates the position of a byte within a cache block. Since each cache block contains 64 bytes, we need to find how many bits are needed to represent 64 different positions.

Word bits= $log_2(64)$ 

=6bits

So, the **Word field** is 6 bits.

# Step 3: Calculate the number of bits for the Block field

The **Block field** refers to which cache block (out of the 32 blocks) the memory address is pointing to. We have 32 cache blocks, so we need to determine how many bits are required to address these blocks:

Block bits=log2(32)=5bits

So, the **Block field** is 5 bits.

# Step 4: Calculate the number of bits for the Tag field

The total size of the memory address is 16 bits. The address is divided into three fields: **Tag**, **Block**, and **Word**. We already know that the **Word field** takes 6 bits and the **Block field** takes 5 bits.

The remaining bits will be used for the **Tag field**:

Tag bits=Total address bits-(Block bits+Word bits)

=16-(5+6)

=5bits

So, the **Tag field** is 5 bits.

# **Summary:**

Tag: 5 bitsBlock: 5 bitsWord: 6 bits

These are the number of bits in each of the Tag, Block, and Word fields of the memory address in the given system.

# Read-Only Memory (ROM)

**Read-Only Memory (ROM)** is a type of non-volatile memory used primarily for storing firmware or permanent data. It retains data even when power is turned off and is crucial for tasks like booting up a system. Below is an explanation of the different types of ROM:

## 1. Masked ROM (MROM)

### • Description:

- The original form of ROM.
- Data is permanently written during manufacturing by physically encoding it into the chip.

# Key Features:

- o Pre-programmed by the manufacturer.
- o Cannot be modified after production.

### • Applications:

Used in systems where the instructions never change, like embedded systems and simple devices.

#### • Limitations:

o Inflexible and costly for small-scale production.

# 2. Programmable ROM (PROM)

#### • Description:

 Blank ROM that can be programmed once after manufacturing using a special device called a **PROM programmer**.

#### • Key Features:

- o One-time programmable (OTP).
- o Data is written by blowing internal fuses.

#### • Applications:

 Used in development and small-scale production where customization is needed.

#### • Limitations:

o Cannot be reprogrammed once written.

# 3. Erasable Programmable ROM (EPROM)

#### • Description:

 Can be erased and reprogrammed multiple times by exposing it to ultraviolet (UV) light.

#### • Key Features:

- o Comes with a quartz window for UV light exposure.
- o Reusable, making it suitable for iterative development.

# • Applications:

• Used in prototype development and firmware updates.

#### • Limitations:

- o Requires specialized equipment for erasing and reprogramming.
- o Time-consuming process.

# 4. Electrically Erasable Programmable ROM (EEPROM)

#### • Description:

o Can be erased and reprogrammed electrically without needing UV light.

#### Kev Features:

- o Byte-level access for programming and erasing.
- o Flexible and easy to update.

## Applications:

o Used in devices requiring frequent firmware updates, such as BIOS chips.

#### • Limitations:

o Slower than traditional RAM due to the erasing and writing processes.

## 5. Flash Memory

# • Description:

o A form of EEPROM that supports block-level erasing and writing, making it faster and more efficient.

#### Key Features:

- o High speed and capacity.
- o Non-volatile and supports frequent updates.

## Applications:

o Used in USB drives, SSDs, memory cards, and embedded systems.

#### • Limitations:

o Limited write/erase cycles before wear-out.

# **Comparison of ROM Types**

| Type         | Erase<br>Method    | Reprogrammable? | Speed    | Cost          | Use Cases                          |
|--------------|--------------------|-----------------|----------|---------------|------------------------------------|
| Mask<br>ROM  | Not erasable       | No              | Fast     | Low (bulk)    | Embedded systems, permanent data   |
| PROM         | Not erasable       | No              | Moderate | Moderate      | Custom hardware                    |
| EPROM        | UV light           | Yes             | Slow     | High          | Prototypes, firmware               |
| EEPROM       | Electrical         | Yes             | Slower   | Higher        | BIOS, configuration storage        |
| Flash<br>ROM | Electrical (block) | Yes             | Fast     | Moderate/High | SSDs, USB drives, portable devices |

In summary, the choice of ROM type depends on the specific requirements for data permanence, reusability, and cost. Let me know if you need more details on any type!

# Here is a table format comparing **PROM** and **EPROM**:

| Feature               | PROM                                    | EPROM                                                                              |
|-----------------------|-----------------------------------------|------------------------------------------------------------------------------------|
| Reprogramming         | Not possible (one-time programmable)    | Yes (can be erased and reprogrammed)                                               |
| Erasure               | Not possible                            | Can be erased using UV light                                                       |
| Physical Window       | No window                               | Transparent quartz window for UV light                                             |
| Cost                  | Lower                                   | Higher                                                                             |
| Programming<br>Method | Programmed once using a PROM programmer | Programmed using a programmer, can<br>be erased and reprogrammed using UV<br>light |
| Reusability           | Not reusable (single-use)               | Reusable (multiple reprogramming possible)                                         |

# **Memory Operations: Write-back and Write-through**

When managing cache memory, there are two primary strategies used for handling writes to memory: **Write-back** and **Write-through**. These strategies determine how and when the changes made to data in the cache are reflected in the main memory.

# a) Write-back

• **Definition:** In the **write-back** policy, data is written to the cache first. It is only written back to the main memory **when the cache block is evicted** (replaced by new data).

#### • How it works:

- 1. When data is modified in the cache, it is not immediately written to the main memory.
- 2. The data in the cache is flagged as "dirty" to indicate that it has been modified.
- 3. When the cache line containing the modified data is replaced or evicted, the modified data is then written to the main memory.

## Advantages:

- 1. Reduces the number of write operations to the main memory, which improves performance and saves bandwidth.
- 2. Efficient when multiple writes are performed to the same data.

#### • Disadvantages:

- 1. Requires tracking of dirty bits to identify modified cache lines.
- 2. Main memory is not immediately updated, which can cause data inconsistency if the system crashes.
- **Example Use Case:** Write-back is commonly used in high-performance processors where frequent updates to a small set of data are expected.

## b) Write-through

• **Definition:** In the **write-through** policy, every time data is written to the cache, it is also written **immediately to the main memory**.

#### How it works:

1. Each write operation updates both the cache and the main memory at the same time.

# • Advantages:

- 1. Simplifies the memory consistency as the main memory and the cache are always synchronized.
- 2. No need for tracking dirty bits, making it simpler to implement.

## Disadvantages:

1. Can cause a bottleneck due to frequent writes to the main memory, increasing memory traffic and reducing performance.

- 2. The main memory gets updated with every write, even for data that may not be used again soon.
- **Example Use Case:** Write-through is suitable in systems where immediate consistency between cache and main memory is important, such as in databases or systems requiring data integrity.

# **Summary Comparison:**

| Feature            | Write-back                                                      | Write-through                                    |
|--------------------|-----------------------------------------------------------------|--------------------------------------------------|
| Write to<br>Memory | Only when data is evicted from cache                            | Immediately when data is written to cache        |
| Performance        | Faster, as it reduces main memory writes                        | Slower, due to frequent main memory writes       |
| Complexity         | More complex, requires tracking dirty bits                      | Simpler, no need to track dirty bits             |
| Consistency        | Data in cache may not be synchronized with memory until evicted | Data in cache and memory are always synchronized |

#### **Conclusion:**

- **Write-back** is more efficient and reduces memory access traffic but introduces complexity in managing the cache.
- Write-through ensures that the memory is always up to date but can slow down performance due to increased memory writes.

Let me know if you need further details!